# Analog & Digital Electronics Course No: PH-218

# Lec-26: Metal Oxide Field Effect Transistors (MOSFETs)



Department of Physics, Indian Institute of Technology Guwahati, India

# **Structure of MOSFET**

Metal-Oxide Semiconductor Field-Effect Transistor (MOSFET) is the primary component in high-density chips such as memories and microprocessors

MOSFET is a four terminals FET: Gate, Source, Drain and body

**Types of MOSFET:** 

✓ n-Channel (NMOS)✓ p-Channel (PMOS)

The minimum value of L is referred as the feature size of the fabrication technology.



### **Operation of n channel MOSFET**

Body and source are tied to ground. When  $V_{DS}$ = 0 and  $V_{GS}$ =0, source-body and drain-body diode are off hence no current can flow & MOSFET is in cutoff.





When  $V_{DS} = 0$  and  $0 < V_{GS} < V_t$ , Vertical electric field established. Holes repelled and depletion region under gate oxide forms.



When  $V_{DS} = 0$  and  $V_{GS} > V_{t}$ , A n type inversion layer formed underneath the gate oxide when  $V_{GS}$  reaches a critical value V<sub>t.</sub> called threshold voltage. The channel connects source to drain and current flow between them. 3

# **Operation of n channel MOSFET**

- $\succ$  When V<sub>GS</sub> > V<sub>t</sub> and a small V<sub>DS</sub> is applied
- Current flows from D to S (Electrons flow from S to D) and  $~I_{\text{DS}} \varpropto V_{\text{DS}}$

Electric field in the oxide is highest at the source end of channel. Thus many electrons are injected near the source.

Electric field in the oxide is lowest at the drain end of channel. Thus few electrons are induced near the drain.

> Increasing  $V_{GS}$  above  $V_t$  increases the electron density in the channel, and in turn increases the conductivity between D & S, hence  $I_{DS}$  increases.

> MOSFET behave like a voltage controlled resistor.



# **Operation of n channel MOSFET**

> Increase  $V_{DS}$   $\longrightarrow$  Decrease  $V_{GD}$   $\longrightarrow$  less electrons at the drain side of the channel

> When  $V_{DS} ≥ V_{GS} - V_t$  then  $V_{GD} ≤ V_t$  so no channel exists at the drain side. The channel "*pinches-off*"

➤ When channel pinches off, electrons still flows from S to D

 $\checkmark$  Electrons are diffused from the channel to the depletion region near D, where they are drifted by the lateral *E*-field to the D

> Further increase of  $V_{DS}$  - no effect on the channel - current is "saturated" and the transistor is in "*Saturation Mode*"



# **I-V Characteristics of n channel MOSFET**

 $L^2$ 

 $\mu_n V_{DS}$ 

> MOS structure looks like a parallel plate capacitor and  $V_{GC}$  is composed of two components:  $V_t$  to form the channel and  $(V_{GC}-V_t)$  to accumulate negative charges in the channel.

$$\overline{Q_{channel} = CV} \quad \left| C = \frac{\mathcal{E}_{ox}LW}{t_{ox}} = C_{ox}LW \right|$$

$$V = V_{GC} - V_t = (\frac{V_{GS} - V_{DS}}{2} - V_t)$$

$$v = \mu_n E = \mu_n \frac{V_{DS}}{L} \quad t = \frac{L}{v} =$$



#### **I-V Characteristics of n channel MOSFET**

In the Linear region, drain current depends on

- How much charge is in the channel
- How fast the charge is moving

$$I = \frac{Q_{channel}}{t} \qquad I = \frac{\mu_n C_{ox} W}{L} [(V_{GS} - V_t) V_{DS} - \frac{1}{2} V_{DS}^2]$$

For  $V_{GS} > V_t$  and  $V_{DS} \ge V_{dsat} = V_{GS} - V_t$ :  $I_D$  is independent of  $V_{DS}$ 

In Saturation mode

$$i_D = \frac{1}{2} (\mu_n C_{ox}) \frac{W}{L} (v_{GS} - V_t)^2$$

#### **Depletion and Enhancement mode MOSFET**

> A depletion-type MOSFET has a built-in channel by fabrication i.e. It is ON when no gate-source voltage is applied and need to apply a negative  $V_{GS}$  to turn off device. V<sub>t</sub> is negative for NMOS.

> MOSFET is said to be enhancement type if gate-source voltage is applied to turn on the transistor.  $V_t$  is positive for NMOS.



# **Channel length Modulation**



### **P-channel MOSFET (PMOS)**





# **Complimentary MOSFET (CMOS)**



**Complementary MOS or CMOS integrated-circuit** technologies provide both NMOS and PMOS on a same IC

### **Supplement slide: How inversion layer forms?**

(1)  $V_G = 0$  (Equilibrium) ( $E_F$  = constant throughout structure)



# **Supplement slide: Accumulation (V<sub>G</sub> < 0)**

#### (2) When $V_G < 0$ (Accumulation):

Gate bias is –ve so  $E_f$  at the gate goes up. Since M and S have much higher conductivity than O so voltage between Gate and channel mostly drops at oxide. An Electric field will be generated at oxide.



Fermi levels are different in M and S.

Fermi levels are constant within M and within S.

Recall that

$$p(x) = n_i e^{(E_i - E_F)/kT}$$
<sup>(1)</sup>

p(x) increases near the surface  $\rightarrow$  Accumulation (*i. e.* we have an accumulation of holes near the surface)

```
Definition of surface potential = \Phi_S
```

Surface potential energy =  $e \Phi_S$  = difference of bulk value of  $E_i$  and surface value of  $E_i$ 

# **Supplement slide: Accumulation (V<sub>G</sub> < 0)**

When bands bend upwards:

$$E_i^{\text{bulk}} - E_i^{\text{surface}} = e\Phi_{\text{S}} < 0$$

When bands bend downwards:

$$E_{i}^{\text{bulk}} - E_{i}^{\text{surface}} = e\Phi_{S} > 0$$

Under flatband conditions:

 $\Phi_{\rm S}=0$ 

Introducing dependence of the potential  $\Phi$  on the position *x*:

$$e \Phi(x) = E_i^{\text{bulk}} - E_i(x)$$
  
 $\Phi_S = \Phi(x = 0)$ 

$$p(x) = n_{i} e^{(E_{i}-E_{F})/kT}$$

$$= n_{i} e^{[E_{i}^{bulk}-e\Phi(x)-E_{F}]/kT}$$

$$= n_{i} e^{(E_{i}^{bulk}-E_{F})/kT} e^{-e\Phi(x)/kT}$$

$$p(x) = p_{0} e^{-e\Phi(x)/kT}$$
Since  $\Phi(x) < 0$ ,  $p(x)$  increases close to the surface.  
That is, we have accumulation.

# **Supplement slide: Depletion (V<sub>G</sub> > 0)**

#### (3) $V_{\rm G} > 0$ (Depletion)

The gate bias is positive.

 $E_{\rm F}$  "goes down" in the metal.

Band diagram:



Semiconductor is depleted near surface.

The depletion layer thickness follows from Poisson's equation:

$$W_{\rm D} = \sqrt{\frac{2\varepsilon}{eN_{\rm A}} \Phi_{\rm S}}$$
(8)

 $E_{\rm F}$  is near  $E_{\rm i}$  at the surface.

→ Semiconductor is practically intrinsic at the surface.

Recall Eq. (7):  $p(x) = p_0 e^{-e\Phi(x)/kT}$ 

It is  $\Phi(x) > 0 \Rightarrow p < p_0$ , that is, we have a depleted layer near the surface.

# Supplement slide: Inversion (V<sub>G</sub> >> 0)

(4)  $V_{\rm G} >> 0$ . (Onset of strong inversion)

The gate bias is position.

 $E_{\rm F}$  goes further down in metal.



Semiconductor is depleted of holes near surface.

 $E_{\rm F}$  is closer to  $E_{\rm C}$  than to  $E_{\rm V}$  at the surface.

- → Semiconductor is n-type near surface
- → Conductivity type of semiconductor is inverted.

Criterion for the onset of strong inversion:

$$e\Phi_{\rm S} = 2e\Phi_{\rm F}$$
 (Onset of strong inversion)

where

$$e\Phi_{\rm F} = E_{\rm i}^{\rm bulk} - E_{\rm F}^{\rm bulk}$$

**Onset of strong inversion** means that the semiconductor is as strongly n-type at the surface as it is p-type in the bulk.

Using Boltzmann statistics

$$p = n_{\rm i} \, \mathrm{e}^{(E_{\rm i} - E_{\rm F})/kT} \tag{11}$$

and Eqs. (9) and (10), one obtains

$$e\Phi_{\rm S} = 2e\Phi_{\rm F} = 2kT \ln \frac{N_{\rm A}}{n_{\rm i}}$$
 (Onset of strong inversion) (12)

At the onset of strong inversion, an n-channel begins to be formed at the semiconductor surface.